OVMS3-idf/components/soc/esp32/include/hal
Michael (XIAO Xufeng) 571864e8ae esp_flash: fix set qe bit and write command issues
There used to be dummy phase before out phase in common command
transactions. This corrupts the data.

The code before never actually operate (clear) the QE bit, once it finds
the QE bit is set. It's hard to check whether the QE set/disable
functions work well.

This commit:

1. Cancel the dummy phase

2. Set and clear the QE bit according to chip settings, allowing tests
   for QE bits. However for some chips (Winbond for example), it's not
   forced to clear the QE bit if not able to.

3. Also refactor to allow chip_generic and other chips to share the same
   code to read and write qe bit; let common command and read command share
   configure_host_io_mode.

4. Rename read mode to io mode since maybe we will write data with quad
   mode one day.
2019-10-14 17:25:58 +08:00
..
emac.h Ethernet: optimize and bugfix 2019-10-11 12:15:17 +08:00
spi_flash_ll.h esp_flash: fix set qe bit and write command issues 2019-10-14 17:25:58 +08:00
timer_ll.h timer_group: add LL functions for WDT 2019-08-09 13:46:30 +08:00