// Copyright 2019 Espressif Systems (Shanghai) PTE LTD // // Licensed under the Apache License, Version 2.0 (the "License"); // you may not use this file except in compliance with the License. // You may obtain a copy of the License at // // http://www.apache.org/licenses/LICENSE-2.0 // // Unless required by applicable law or agreed to in writing, software // distributed under the License is distributed on an "AS IS" BASIS, // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. // See the License for the specific language governing permissions and // limitations under the License. #include "soc/interrupts.h" const char * const esp_isr_names[ETS_MAX_INTR_SOURCE] = { [0] = "WIFI_MAC", [1] = "WIFI_NMI", [2] = "WIFI_PWR", [3] = "WIFI_BB", [4] = "BT_MAC", [5] = "BT_BB", [6] = "BT_BB_NMI", [7] = "RWBT", [8] = "RWBLE", [9] = "RWBT_NMI", [10] = "RWBLE_NMI", [11] = "SLC0", [12] = "SLC1", [13] = "UHCI0", [14] = "UHCI1", [15] = "TG0_T0_LEVEL", [16] = "TG0_T1_LEVEL", [17] = "TG0_WDT_LEVEL", [18] = "TG0_LACT_LEVEL", [19] = "TG1_T0_LEVEL", [20] = "TG1_T1_LEVEL", [21] = "TG1_WDT_LEVEL", [22] = "TG1_LACT_LEVEL", [23] = "GPIO", [24] = "GPIO_NMI", [25] = "GPIO_INTR_2", [26] = "GPIO_NMI_2", [27] = "DEDICATED_GPIO", [28] = "FROM_CPU_INTR0", [29] = "FROM_CPU_INTR1", [30] = "FROM_CPU_INTR2", [31] = "FROM_CPU_INTR3", [32] = "SPI1", [33] = "SPI2", [34] = "SPI3", [35] = "I2S0", [36] = "I2S1", [37] = "UART0", [38] = "UART1", [39] = "UART2", [40] = "SDIO_HOST", [41] = "PWM0", [42] = "PWM1", [43] = "PWM2", [44] = "PWM3", [45] = "LEDC", [46] = "EFUSE", [47] = "CAN", [48] = "USB", [49] = "RTC_CORE", [50] = "RMT", [51] = "PCNT", [52] = "I2C_EXT0", [53] = "I2C_EXT1", [54] = "RSA", [55] = "SPI1_DMA", [56] = "SPI2_DMA", [57] = "SPI3_DMA", [58] = "WDT", [59] = "TIMER1", [60] = "TIMER2", [61] = "TG0_T0_EDGE", [62] = "TG0_T1_EDGE", [63] = "TG0_WDT_EDGE", [64] = "TG0_LACT_EDGE", [65] = "TG1_T0_EDGE", [66] = "TG1_T1_EDGE", [67] = "TG1_WDT_EDGE", [68] = "TG1_LACT_EDGE", [69] = "CACHE_IA", [70] = "SYSTIMER_TARGET0", [71] = "SYSTIMER_TARGET1", [72] = "SYSTIMER_TARGET2", [73] = "ASSIST_DEBUG", [74] = "PMS_PRO_IRAM0_ILG", [75] = "PMS_PRO_DRAM0_ILG", [76] = "PMS_PRO_DPORT_ILG", [77] = "PMS_PRO_AHB_ILG", [78] = "PMS_PRO_CACHE_ILG", [79] = "PMS_DMA_APB_I_ILG", [80] = "PMS_DMA_RX_I_ILG", [81] = "PMS_DMA_TX_I_ILG", [82] = "SPI0_REJECT_CACHE", [83] = "SPI1_REJECT_CPU", [84] = "DMA_COPY", [85] = "SPI4_DMA", [86] = "SPI4", };