2018-06-08 07:32:43 +00:00
|
|
|
// Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
|
2017-03-31 07:05:25 +00:00
|
|
|
//
|
|
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
// you may not use this file except in compliance with the License.
|
|
|
|
// You may obtain a copy of the License at
|
|
|
|
|
|
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
// See the License for the specific language governing permissions and
|
|
|
|
// limitations under the License.
|
|
|
|
|
|
|
|
|
|
|
|
#include <string.h>
|
|
|
|
#include "driver/spi_master.h"
|
|
|
|
#include "soc/dport_reg.h"
|
2018-06-08 07:32:43 +00:00
|
|
|
#include "soc/spi_periph.h"
|
2017-03-31 07:05:25 +00:00
|
|
|
#include "rom/ets_sys.h"
|
|
|
|
#include "esp_types.h"
|
|
|
|
#include "esp_attr.h"
|
|
|
|
#include "esp_intr.h"
|
|
|
|
#include "esp_intr_alloc.h"
|
|
|
|
#include "esp_log.h"
|
|
|
|
#include "esp_err.h"
|
|
|
|
#include "soc/soc.h"
|
|
|
|
#include "soc/dport_reg.h"
|
|
|
|
#include "rom/lldesc.h"
|
|
|
|
#include "driver/gpio.h"
|
|
|
|
#include "driver/periph_ctrl.h"
|
2017-05-03 08:03:28 +00:00
|
|
|
#include "esp_heap_caps.h"
|
2017-03-31 07:05:25 +00:00
|
|
|
#include "driver/spi_common.h"
|
2018-01-31 03:15:23 +00:00
|
|
|
#include "stdatomic.h"
|
2017-03-31 07:05:25 +00:00
|
|
|
|
|
|
|
static const char *SPI_TAG = "spi";
|
|
|
|
|
|
|
|
#define SPI_CHECK(a, str, ret_val) \
|
|
|
|
if (!(a)) { \
|
|
|
|
ESP_LOGE(SPI_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
|
|
|
|
return (ret_val); \
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
typedef struct spi_device_t spi_device_t;
|
|
|
|
|
2018-04-24 07:34:07 +00:00
|
|
|
#define FUNC_SPI 1 //all pins of HSPI and VSPI shares this function number
|
|
|
|
#define FUNC_GPIO PIN_FUNC_GPIO
|
|
|
|
|
2017-03-31 07:05:25 +00:00
|
|
|
|
2017-08-31 11:59:30 +00:00
|
|
|
#define DMA_CHANNEL_ENABLED(dma_chan) (BIT(dma_chan-1))
|
|
|
|
|
2017-03-31 07:05:25 +00:00
|
|
|
//Periph 1 is 'claimed' by SPI flash code.
|
2018-01-31 03:15:23 +00:00
|
|
|
static atomic_bool spi_periph_claimed[3] = { ATOMIC_VAR_INIT(true), ATOMIC_VAR_INIT(false), ATOMIC_VAR_INIT(false)};
|
2017-08-31 11:59:30 +00:00
|
|
|
static uint8_t spi_dma_chan_enabled = 0;
|
|
|
|
static portMUX_TYPE spi_dma_spinlock = portMUX_INITIALIZER_UNLOCKED;
|
|
|
|
|
2017-03-31 07:05:25 +00:00
|
|
|
|
|
|
|
//Returns true if this peripheral is successfully claimed, false if otherwise.
|
2017-04-27 03:24:44 +00:00
|
|
|
bool spicommon_periph_claim(spi_host_device_t host)
|
|
|
|
{
|
2018-01-31 03:15:23 +00:00
|
|
|
bool false_var = false;
|
|
|
|
bool ret = atomic_compare_exchange_strong(&spi_periph_claimed[host], &false_var, true);
|
2018-06-08 07:32:43 +00:00
|
|
|
if (ret) periph_module_enable(spi_periph_signal[host].module);
|
2017-03-31 07:05:25 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
//Returns true if this peripheral is successfully freed, false if otherwise.
|
2017-04-27 03:24:44 +00:00
|
|
|
bool spicommon_periph_free(spi_host_device_t host)
|
|
|
|
{
|
2018-01-31 03:15:23 +00:00
|
|
|
bool true_var = true;
|
|
|
|
bool ret = atomic_compare_exchange_strong(&spi_periph_claimed[host], &true_var, false);
|
2018-06-08 07:32:43 +00:00
|
|
|
if (ret) periph_module_disable(spi_periph_signal[host].module);
|
2017-03-31 07:05:25 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
int spicommon_irqsource_for_host(spi_host_device_t host)
|
|
|
|
{
|
2018-06-08 07:32:43 +00:00
|
|
|
return spi_periph_signal[host].irq;
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
spi_dev_t *spicommon_hw_for_host(spi_host_device_t host)
|
|
|
|
{
|
2018-06-08 07:32:43 +00:00
|
|
|
return spi_periph_signal[host].hw;
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
2017-08-31 11:59:30 +00:00
|
|
|
bool spicommon_dma_chan_claim (int dma_chan)
|
|
|
|
{
|
|
|
|
bool ret = false;
|
|
|
|
assert( dma_chan == 1 || dma_chan == 2 );
|
|
|
|
|
|
|
|
portENTER_CRITICAL(&spi_dma_spinlock);
|
|
|
|
if ( !(spi_dma_chan_enabled & DMA_CHANNEL_ENABLED(dma_chan)) ) {
|
|
|
|
// get the channel only when it's not claimed yet.
|
|
|
|
spi_dma_chan_enabled |= DMA_CHANNEL_ENABLED(dma_chan);
|
|
|
|
ret = true;
|
|
|
|
}
|
|
|
|
periph_module_enable( PERIPH_SPI_DMA_MODULE );
|
|
|
|
portEXIT_CRITICAL(&spi_dma_spinlock);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool spicommon_dma_chan_free(int dma_chan)
|
|
|
|
{
|
|
|
|
assert( dma_chan == 1 || dma_chan == 2 );
|
|
|
|
assert( spi_dma_chan_enabled & DMA_CHANNEL_ENABLED(dma_chan) );
|
|
|
|
|
|
|
|
portENTER_CRITICAL(&spi_dma_spinlock);
|
|
|
|
spi_dma_chan_enabled &= ~DMA_CHANNEL_ENABLED(dma_chan);
|
|
|
|
if ( spi_dma_chan_enabled == 0 ) {
|
|
|
|
//disable the DMA only when all the channels are freed.
|
|
|
|
periph_module_disable( PERIPH_SPI_DMA_MODULE );
|
|
|
|
}
|
|
|
|
portEXIT_CRITICAL(&spi_dma_spinlock);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2017-03-31 07:05:25 +00:00
|
|
|
/*
|
|
|
|
Do the common stuff to hook up a SPI host to a bus defined by a bunch of GPIO pins. Feed it a host number and a
|
2018-04-24 07:34:07 +00:00
|
|
|
bus config struct and it'll set up the GPIO matrix and enable the device. If a pin is set to non-negative value,
|
2018-03-21 12:42:45 +00:00
|
|
|
it should be able to be initialized.
|
2017-03-31 07:05:25 +00:00
|
|
|
*/
|
2018-03-21 12:42:45 +00:00
|
|
|
esp_err_t spicommon_bus_initialize_io(spi_host_device_t host, const spi_bus_config_t *bus_config, int dma_chan, uint32_t flags, uint32_t* flags_o)
|
2017-03-31 07:05:25 +00:00
|
|
|
{
|
2018-06-05 17:36:01 +00:00
|
|
|
bool use_iomux = true;
|
2018-03-21 12:42:45 +00:00
|
|
|
uint32_t temp_flag=0;
|
|
|
|
bool quad_pins_exist = true;
|
|
|
|
//the MISO should be output capable in slave mode, or in DIO/QIO mode.
|
|
|
|
bool miso_output = !(flags&SPICOMMON_BUSFLAG_MASTER) || flags&SPICOMMON_BUSFLAG_DUAL;
|
|
|
|
//the MOSI should be output capble in master mode, or in DIO/QIO mode.
|
|
|
|
bool mosi_output = (flags&SPICOMMON_BUSFLAG_MASTER)!=0 || flags&SPICOMMON_BUSFLAG_DUAL;
|
|
|
|
|
2018-06-05 17:36:01 +00:00
|
|
|
//check pins existence and if the selected pins correspond to the iomux pins of the peripheral
|
2018-03-21 12:42:45 +00:00
|
|
|
if (bus_config->sclk_io_num>=0) {
|
|
|
|
temp_flag |= SPICOMMON_BUSFLAG_SCLK;
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(bus_config->sclk_io_num), "sclk not valid", ESP_ERR_INVALID_ARG);
|
2018-06-08 07:32:43 +00:00
|
|
|
if (bus_config->sclk_io_num != spi_periph_signal[host].spiclk_iomux_pin) use_iomux = false;
|
2018-03-21 12:42:45 +00:00
|
|
|
} else {
|
|
|
|
SPI_CHECK((flags&SPICOMMON_BUSFLAG_SCLK)==0, "sclk pin required.", ESP_ERR_INVALID_ARG);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
if (bus_config->quadwp_io_num>=0) {
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(bus_config->quadwp_io_num), "spiwp not valid", ESP_ERR_INVALID_ARG);
|
2018-06-08 07:32:43 +00:00
|
|
|
if (bus_config->quadwp_io_num != spi_periph_signal[host].spiwp_iomux_pin) use_iomux = false;
|
2018-03-21 12:42:45 +00:00
|
|
|
} else {
|
|
|
|
quad_pins_exist = false;
|
|
|
|
SPI_CHECK((flags&SPICOMMON_BUSFLAG_WPHD)==0, "spiwp pin required.", ESP_ERR_INVALID_ARG);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
if (bus_config->quadhd_io_num>=0) {
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(bus_config->quadhd_io_num), "spihd not valid", ESP_ERR_INVALID_ARG);
|
2018-06-08 07:32:43 +00:00
|
|
|
if (bus_config->quadhd_io_num != spi_periph_signal[host].spihd_iomux_pin) use_iomux = false;
|
2017-12-28 02:31:23 +00:00
|
|
|
} else {
|
2018-03-21 12:42:45 +00:00
|
|
|
quad_pins_exist = false;
|
|
|
|
SPI_CHECK((flags&SPICOMMON_BUSFLAG_WPHD)==0, "spihd pin required.", ESP_ERR_INVALID_ARG);
|
2017-12-28 02:31:23 +00:00
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
if (bus_config->mosi_io_num >= 0) {
|
|
|
|
temp_flag |= SPICOMMON_BUSFLAG_MOSI;
|
|
|
|
if (mosi_output) {
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(bus_config->mosi_io_num), "mosi not valid", ESP_ERR_INVALID_ARG);
|
|
|
|
} else {
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_GPIO(bus_config->mosi_io_num), "mosi not valid", ESP_ERR_INVALID_ARG);
|
|
|
|
}
|
2018-06-08 07:32:43 +00:00
|
|
|
if (bus_config->mosi_io_num != spi_periph_signal[host].spid_iomux_pin) use_iomux = false;
|
2018-03-21 12:42:45 +00:00
|
|
|
} else {
|
|
|
|
SPI_CHECK((flags&SPICOMMON_BUSFLAG_MOSI)==0, "mosi pin required.", ESP_ERR_INVALID_ARG);
|
|
|
|
}
|
|
|
|
if (bus_config->miso_io_num>=0) {
|
|
|
|
temp_flag |= SPICOMMON_BUSFLAG_MISO;
|
|
|
|
if (miso_output) {
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(bus_config->miso_io_num), "miso not valid", ESP_ERR_INVALID_ARG);
|
|
|
|
} else {
|
|
|
|
SPI_CHECK(GPIO_IS_VALID_GPIO(bus_config->miso_io_num), "miso not valid", ESP_ERR_INVALID_ARG);
|
|
|
|
}
|
2018-06-08 07:32:43 +00:00
|
|
|
if (bus_config->miso_io_num != spi_periph_signal[host].spiq_iomux_pin) use_iomux = false;
|
2018-03-21 12:42:45 +00:00
|
|
|
} else {
|
|
|
|
SPI_CHECK((flags&SPICOMMON_BUSFLAG_MISO)==0, "miso pin required.", ESP_ERR_INVALID_ARG);
|
|
|
|
}
|
2018-04-24 07:34:07 +00:00
|
|
|
//set flags for DUAL mode according to output-capability of MOSI and MISO pins.
|
|
|
|
if ( (bus_config->mosi_io_num < 0 || GPIO_IS_VALID_OUTPUT_GPIO(bus_config->mosi_io_num)) &&
|
2018-03-21 12:42:45 +00:00
|
|
|
(bus_config->miso_io_num < 0 || GPIO_IS_VALID_OUTPUT_GPIO(bus_config->miso_io_num)) ) {
|
|
|
|
temp_flag |= SPICOMMON_BUSFLAG_DUAL;
|
2018-04-24 07:34:07 +00:00
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
//set flags for QUAD mode according to the existence of wp and hd
|
|
|
|
if (quad_pins_exist) temp_flag |= SPICOMMON_BUSFLAG_WPHD;
|
2018-06-05 17:36:01 +00:00
|
|
|
//check iomux pins if required.
|
|
|
|
SPI_CHECK((flags&SPICOMMON_BUSFLAG_NATIVE_PINS)==0 || use_iomux, "not using iomux pins", ESP_ERR_INVALID_ARG);
|
2017-03-31 07:05:25 +00:00
|
|
|
|
2018-06-05 17:36:01 +00:00
|
|
|
if (use_iomux) {
|
|
|
|
//All SPI iomux pin selections resolve to 1, so we put that here instead of trying to figure
|
2017-03-31 07:05:25 +00:00
|
|
|
//out which FUNC_GPIOx_xSPIxx to grab; they all are defined to 1 anyway.
|
2018-06-05 17:36:01 +00:00
|
|
|
ESP_LOGD(SPI_TAG, "SPI%d use iomux pins.", host );
|
2018-04-24 07:34:07 +00:00
|
|
|
if (bus_config->mosi_io_num >= 0) {
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_iomux_in(bus_config->mosi_io_num, spi_periph_signal[host].spid_in);
|
2018-04-24 07:34:07 +00:00
|
|
|
gpio_iomux_out(bus_config->mosi_io_num, FUNC_SPI, false);
|
|
|
|
}
|
|
|
|
if (bus_config->miso_io_num >= 0) {
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_iomux_in(bus_config->miso_io_num, spi_periph_signal[host].spiq_in);
|
2018-04-24 07:34:07 +00:00
|
|
|
gpio_iomux_out(bus_config->miso_io_num, FUNC_SPI, false);
|
|
|
|
}
|
|
|
|
if (bus_config->quadwp_io_num >= 0) {
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_iomux_in(bus_config->quadwp_io_num, spi_periph_signal[host].spiwp_in);
|
2018-04-24 07:34:07 +00:00
|
|
|
gpio_iomux_out(bus_config->quadwp_io_num, FUNC_SPI, false);
|
|
|
|
}
|
|
|
|
if (bus_config->quadhd_io_num >= 0) {
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_iomux_in(bus_config->quadhd_io_num, spi_periph_signal[host].spihd_in);
|
2018-04-24 07:34:07 +00:00
|
|
|
gpio_iomux_out(bus_config->quadhd_io_num, FUNC_SPI, false);
|
|
|
|
}
|
|
|
|
if (bus_config->sclk_io_num >= 0) {
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_iomux_in(bus_config->sclk_io_num, spi_periph_signal[host].spiclk_in);
|
2018-04-24 07:34:07 +00:00
|
|
|
gpio_iomux_out(bus_config->sclk_io_num, FUNC_SPI, false);
|
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
temp_flag |= SPICOMMON_BUSFLAG_NATIVE_PINS;
|
2017-03-31 07:05:25 +00:00
|
|
|
} else {
|
2018-03-21 12:42:45 +00:00
|
|
|
//Use GPIO matrix
|
2018-04-24 07:34:07 +00:00
|
|
|
ESP_LOGD(SPI_TAG, "SPI%d use gpio matrix.", host );
|
2017-12-12 09:00:02 +00:00
|
|
|
if (bus_config->mosi_io_num >= 0) {
|
2018-04-26 07:38:21 +00:00
|
|
|
if (mosi_output || (temp_flag&SPICOMMON_BUSFLAG_DUAL)) {
|
2018-03-21 12:42:45 +00:00
|
|
|
gpio_set_direction(bus_config->mosi_io_num, GPIO_MODE_INPUT_OUTPUT);
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_out(bus_config->mosi_io_num, spi_periph_signal[host].spid_out, false, false);
|
2018-03-21 12:42:45 +00:00
|
|
|
} else {
|
|
|
|
gpio_set_direction(bus_config->mosi_io_num, GPIO_MODE_INPUT);
|
|
|
|
}
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_in(bus_config->mosi_io_num, spi_periph_signal[host].spid_in, false);
|
2018-06-11 04:13:10 +00:00
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[bus_config->mosi_io_num], FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2017-12-12 09:00:02 +00:00
|
|
|
if (bus_config->miso_io_num >= 0) {
|
2018-04-26 07:38:21 +00:00
|
|
|
if (miso_output || (temp_flag&SPICOMMON_BUSFLAG_DUAL)) {
|
2018-03-21 12:42:45 +00:00
|
|
|
gpio_set_direction(bus_config->miso_io_num, GPIO_MODE_INPUT_OUTPUT);
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_out(bus_config->miso_io_num, spi_periph_signal[host].spiq_out, false, false);
|
2018-03-21 12:42:45 +00:00
|
|
|
} else {
|
|
|
|
gpio_set_direction(bus_config->miso_io_num, GPIO_MODE_INPUT);
|
|
|
|
}
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_in(bus_config->miso_io_num, spi_periph_signal[host].spiq_in, false);
|
2018-06-11 04:13:10 +00:00
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[bus_config->miso_io_num], FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
if (bus_config->quadwp_io_num >= 0) {
|
2017-04-24 08:10:37 +00:00
|
|
|
gpio_set_direction(bus_config->quadwp_io_num, GPIO_MODE_INPUT_OUTPUT);
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_out(bus_config->quadwp_io_num, spi_periph_signal[host].spiwp_out, false, false);
|
|
|
|
gpio_matrix_in(bus_config->quadwp_io_num, spi_periph_signal[host].spiwp_in, false);
|
2018-06-11 04:13:10 +00:00
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[bus_config->quadwp_io_num], FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2018-03-21 12:42:45 +00:00
|
|
|
if (bus_config->quadhd_io_num >= 0) {
|
2017-04-24 08:10:37 +00:00
|
|
|
gpio_set_direction(bus_config->quadhd_io_num, GPIO_MODE_INPUT_OUTPUT);
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_out(bus_config->quadhd_io_num, spi_periph_signal[host].spihd_out, false, false);
|
|
|
|
gpio_matrix_in(bus_config->quadhd_io_num, spi_periph_signal[host].spihd_in, false);
|
2018-06-11 04:13:10 +00:00
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[bus_config->quadhd_io_num], FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2017-12-12 09:00:02 +00:00
|
|
|
if (bus_config->sclk_io_num >= 0) {
|
2017-04-24 08:10:37 +00:00
|
|
|
gpio_set_direction(bus_config->sclk_io_num, GPIO_MODE_INPUT_OUTPUT);
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_out(bus_config->sclk_io_num, spi_periph_signal[host].spiclk_out, false, false);
|
|
|
|
gpio_matrix_in(bus_config->sclk_io_num, spi_periph_signal[host].spiclk_in, false);
|
2018-06-11 04:13:10 +00:00
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[bus_config->sclk_io_num], FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
//Select DMA channel.
|
2017-05-08 12:03:04 +00:00
|
|
|
DPORT_SET_PERI_REG_BITS(DPORT_SPI_DMA_CHAN_SEL_REG, 3, dma_chan, (host * 2));
|
2017-03-31 07:05:25 +00:00
|
|
|
|
2018-03-21 12:42:45 +00:00
|
|
|
if (flags_o) *flags_o = temp_flag;
|
2017-03-31 07:05:25 +00:00
|
|
|
return ESP_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
//Find any pin with output muxed to ``func`` and reset it to GPIO
|
2017-04-27 03:24:44 +00:00
|
|
|
static void reset_func_to_gpio(int func)
|
|
|
|
{
|
|
|
|
for (int x = 0; x < GPIO_PIN_COUNT; x++) {
|
|
|
|
if (GPIO_IS_VALID_GPIO(x) && (READ_PERI_REG(GPIO_FUNC0_OUT_SEL_CFG_REG + (x * 4))&GPIO_FUNC0_OUT_SEL_M) == func) {
|
2017-03-31 07:05:25 +00:00
|
|
|
gpio_matrix_out(x, SIG_GPIO_OUT_IDX, false, false);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
esp_err_t spicommon_bus_free_io(spi_host_device_t host)
|
|
|
|
{
|
2018-06-08 07:32:43 +00:00
|
|
|
if (REG_GET_FIELD(GPIO_PIN_MUX_REG[spi_periph_signal[host].spid_iomux_pin], MCU_SEL) == 1) PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[spi_periph_signal[host].spid_iomux_pin], PIN_FUNC_GPIO);
|
|
|
|
if (REG_GET_FIELD(GPIO_PIN_MUX_REG[spi_periph_signal[host].spiq_iomux_pin], MCU_SEL) == 1) PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[spi_periph_signal[host].spiq_iomux_pin], PIN_FUNC_GPIO);
|
|
|
|
if (REG_GET_FIELD(GPIO_PIN_MUX_REG[spi_periph_signal[host].spiclk_iomux_pin], MCU_SEL) == 1) PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[spi_periph_signal[host].spiclk_iomux_pin], PIN_FUNC_GPIO);
|
|
|
|
if (REG_GET_FIELD(GPIO_PIN_MUX_REG[spi_periph_signal[host].spiwp_iomux_pin], MCU_SEL) == 1) PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[spi_periph_signal[host].spiwp_iomux_pin], PIN_FUNC_GPIO);
|
|
|
|
if (REG_GET_FIELD(GPIO_PIN_MUX_REG[spi_periph_signal[host].spihd_iomux_pin], MCU_SEL) == 1) PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[spi_periph_signal[host].spihd_iomux_pin], PIN_FUNC_GPIO);
|
|
|
|
reset_func_to_gpio(spi_periph_signal[host].spid_out);
|
|
|
|
reset_func_to_gpio(spi_periph_signal[host].spiq_out);
|
|
|
|
reset_func_to_gpio(spi_periph_signal[host].spiclk_out);
|
|
|
|
reset_func_to_gpio(spi_periph_signal[host].spiwp_out);
|
|
|
|
reset_func_to_gpio(spi_periph_signal[host].spihd_out);
|
2017-03-31 07:05:25 +00:00
|
|
|
return ESP_OK;
|
|
|
|
}
|
|
|
|
|
2018-06-08 07:33:04 +00:00
|
|
|
esp_err_t spicommon_bus_free_io_cfg(const spi_bus_config_t *bus_cfg)
|
|
|
|
{
|
|
|
|
int pin_array[] = {
|
|
|
|
bus_cfg->mosi_io_num,
|
|
|
|
bus_cfg->miso_io_num,
|
|
|
|
bus_cfg->sclk_io_num,
|
|
|
|
bus_cfg->quadwp_io_num,
|
|
|
|
bus_cfg->quadhd_io_num,
|
|
|
|
};
|
|
|
|
for (int i = 0; i < sizeof(pin_array)/sizeof(int); i ++) {
|
|
|
|
const int io = pin_array[i];
|
|
|
|
if (io >= 0 && GPIO_IS_VALID_GPIO(io)) gpio_reset_pin(io);
|
|
|
|
}
|
|
|
|
return ESP_OK;
|
|
|
|
}
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
void spicommon_cs_initialize(spi_host_device_t host, int cs_io_num, int cs_num, int force_gpio_matrix)
|
|
|
|
{
|
2018-06-08 07:32:43 +00:00
|
|
|
if (!force_gpio_matrix && cs_io_num == spi_periph_signal[host].spics0_iomux_pin && cs_num == 0) {
|
2017-03-31 07:05:25 +00:00
|
|
|
//The cs0s for all SPI peripherals map to pin mux source 1, so we use that instead of a define.
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_iomux_in(cs_io_num, spi_periph_signal[host].spics_in);
|
2018-04-24 07:34:07 +00:00
|
|
|
gpio_iomux_out(cs_io_num, FUNC_SPI, false);
|
2017-03-31 07:05:25 +00:00
|
|
|
} else {
|
|
|
|
//Use GPIO matrix
|
2018-06-08 07:32:43 +00:00
|
|
|
gpio_matrix_out(cs_io_num, spi_periph_signal[host].spics_out[cs_num], false, false);
|
|
|
|
if (cs_num == 0) gpio_matrix_in(cs_io_num, spi_periph_signal[host].spics_in, false);
|
2018-06-11 04:13:10 +00:00
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[cs_io_num], FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
void spicommon_cs_free(spi_host_device_t host, int cs_io_num)
|
|
|
|
{
|
2018-06-08 07:32:43 +00:00
|
|
|
if (cs_io_num == 0 && REG_GET_FIELD(GPIO_PIN_MUX_REG[spi_periph_signal[host].spics0_iomux_pin], MCU_SEL) == 1) {
|
|
|
|
PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[spi_periph_signal[host].spics0_iomux_pin], PIN_FUNC_GPIO);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2018-06-08 07:32:43 +00:00
|
|
|
reset_func_to_gpio(spi_periph_signal[host].spics_out[cs_io_num]);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
2018-06-08 07:33:04 +00:00
|
|
|
void spicommon_cs_free_io(int cs_gpio_num)
|
|
|
|
{
|
|
|
|
assert(cs_gpio_num>=0 && GPIO_IS_VALID_GPIO(cs_gpio_num));
|
|
|
|
gpio_reset_pin(cs_gpio_num);
|
|
|
|
}
|
|
|
|
|
2017-03-31 07:05:25 +00:00
|
|
|
//Set up a list of dma descriptors. dmadesc is an array of descriptors. Data is the buffer to point to.
|
2018-08-20 10:27:38 +00:00
|
|
|
void IRAM_ATTR spicommon_setup_dma_desc_links(lldesc_t *dmadesc, int len, const uint8_t *data, bool isrx)
|
2017-04-27 03:24:44 +00:00
|
|
|
{
|
|
|
|
int n = 0;
|
2017-03-31 07:05:25 +00:00
|
|
|
while (len) {
|
2017-04-27 03:24:44 +00:00
|
|
|
int dmachunklen = len;
|
|
|
|
if (dmachunklen > SPI_MAX_DMA_LEN) dmachunklen = SPI_MAX_DMA_LEN;
|
2017-03-31 07:05:25 +00:00
|
|
|
if (isrx) {
|
|
|
|
//Receive needs DMA length rounded to next 32-bit boundary
|
2017-04-27 03:24:44 +00:00
|
|
|
dmadesc[n].size = (dmachunklen + 3) & (~3);
|
|
|
|
dmadesc[n].length = (dmachunklen + 3) & (~3);
|
2017-03-31 07:05:25 +00:00
|
|
|
} else {
|
2017-04-27 03:24:44 +00:00
|
|
|
dmadesc[n].size = dmachunklen;
|
|
|
|
dmadesc[n].length = dmachunklen;
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2017-04-27 03:24:44 +00:00
|
|
|
dmadesc[n].buf = (uint8_t *)data;
|
|
|
|
dmadesc[n].eof = 0;
|
|
|
|
dmadesc[n].sosf = 0;
|
|
|
|
dmadesc[n].owner = 1;
|
|
|
|
dmadesc[n].qe.stqe_next = &dmadesc[n + 1];
|
|
|
|
len -= dmachunklen;
|
|
|
|
data += dmachunklen;
|
2017-03-31 07:05:25 +00:00
|
|
|
n++;
|
|
|
|
}
|
2017-04-27 03:24:44 +00:00
|
|
|
dmadesc[n - 1].eof = 1; //Mark last DMA desc as end of stream.
|
|
|
|
dmadesc[n - 1].qe.stqe_next = NULL;
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
Code for workaround for DMA issue in ESP32 v0/v1 silicon
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
static volatile int dmaworkaround_channels_busy[2] = {0, 0};
|
2017-03-31 07:05:25 +00:00
|
|
|
static dmaworkaround_cb_t dmaworkaround_cb;
|
|
|
|
static void *dmaworkaround_cb_arg;
|
2017-04-27 03:24:44 +00:00
|
|
|
static portMUX_TYPE dmaworkaround_mux = portMUX_INITIALIZER_UNLOCKED;
|
|
|
|
static int dmaworkaround_waiting_for_chan = 0;
|
2017-03-31 07:05:25 +00:00
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
bool IRAM_ATTR spicommon_dmaworkaround_req_reset(int dmachan, dmaworkaround_cb_t cb, void *arg)
|
2017-03-31 07:05:25 +00:00
|
|
|
{
|
2017-04-27 03:24:44 +00:00
|
|
|
int otherchan = (dmachan == 1) ? 2 : 1;
|
2017-03-31 07:05:25 +00:00
|
|
|
bool ret;
|
2018-03-23 13:58:03 +00:00
|
|
|
portENTER_CRITICAL_ISR(&dmaworkaround_mux);
|
2017-05-08 08:11:46 +00:00
|
|
|
if (dmaworkaround_channels_busy[otherchan-1]) {
|
2017-03-31 07:05:25 +00:00
|
|
|
//Other channel is busy. Call back when it's done.
|
2017-04-27 03:24:44 +00:00
|
|
|
dmaworkaround_cb = cb;
|
|
|
|
dmaworkaround_cb_arg = arg;
|
|
|
|
dmaworkaround_waiting_for_chan = otherchan;
|
|
|
|
ret = false;
|
2017-03-31 07:05:25 +00:00
|
|
|
} else {
|
|
|
|
//Reset DMA
|
2017-10-02 06:48:16 +00:00
|
|
|
periph_module_reset( PERIPH_SPI_DMA_MODULE );
|
2017-04-27 03:24:44 +00:00
|
|
|
ret = true;
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
2018-03-23 13:58:03 +00:00
|
|
|
portEXIT_CRITICAL_ISR(&dmaworkaround_mux);
|
2017-03-31 07:05:25 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool IRAM_ATTR spicommon_dmaworkaround_reset_in_progress()
|
|
|
|
{
|
2017-04-27 03:24:44 +00:00
|
|
|
return (dmaworkaround_waiting_for_chan != 0);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
void IRAM_ATTR spicommon_dmaworkaround_idle(int dmachan)
|
|
|
|
{
|
2018-03-23 13:58:03 +00:00
|
|
|
portENTER_CRITICAL_ISR(&dmaworkaround_mux);
|
2017-05-08 08:11:46 +00:00
|
|
|
dmaworkaround_channels_busy[dmachan-1] = 0;
|
2017-03-31 07:05:25 +00:00
|
|
|
if (dmaworkaround_waiting_for_chan == dmachan) {
|
|
|
|
//Reset DMA
|
2017-10-02 06:48:16 +00:00
|
|
|
periph_module_reset( PERIPH_SPI_DMA_MODULE );
|
2017-04-27 03:24:44 +00:00
|
|
|
dmaworkaround_waiting_for_chan = 0;
|
2017-03-31 07:05:25 +00:00
|
|
|
//Call callback
|
|
|
|
dmaworkaround_cb(dmaworkaround_cb_arg);
|
|
|
|
|
|
|
|
}
|
2018-03-23 13:58:03 +00:00
|
|
|
portEXIT_CRITICAL_ISR(&dmaworkaround_mux);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
2017-04-27 03:24:44 +00:00
|
|
|
void IRAM_ATTR spicommon_dmaworkaround_transfer_active(int dmachan)
|
|
|
|
{
|
2018-03-23 13:58:03 +00:00
|
|
|
portENTER_CRITICAL_ISR(&dmaworkaround_mux);
|
2017-05-08 08:11:46 +00:00
|
|
|
dmaworkaround_channels_busy[dmachan-1] = 1;
|
2018-03-23 13:58:03 +00:00
|
|
|
portEXIT_CRITICAL_ISR(&dmaworkaround_mux);
|
2017-03-31 07:05:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|